Design Optimizations for Tiled Partially Reconfigurable Systems

Koester M, Luk W, Hagemeyer J, Porrmann M, Rückert U (2010)
IEEE Transactions on Very Large Scale Integration (VLSI) Systems 19(6): 1048-1061.

Zeitschriftenaufsatz | Veröffentlicht | Englisch
 
Download
Es wurden keine Dateien hochgeladen. Nur Publikationsnachweis!
Abstract / Bemerkung
In partially reconfigurable architectures, system components can be dynamically loaded and unloaded allowing resources to be shared over time. Dynamic system components are represented by partial reconfiguration (PR) modules. In comparison to a static system, the design of a partially reconfigurable system requires additional design steps, such as partitioning the device resources into static and dynamic regions. We present the concept of tiled PR regions, which enables a flexible online-placement of PR modules. Dynamic reconfiguration requires a suitable communication infrastructure to interconnect the static and dynamic system components. We present an embedded communication macro, a communication infrastructure that interconnects PR modules in a tiled PR region. Efficient online-placement of PR modules depends not only on the placement algorithm, but also on design-time aspects such as the chosen synthesis regions of the PR modules. We propose a design method for selecting suitable synthesis regions for the PR modules aiming to optimize their placement at run-time.
Erscheinungsjahr
2010
Zeitschriftentitel
IEEE Transactions on Very Large Scale Integration (VLSI) Systems
Band
19
Ausgabe
6
Seite(n)
1048-1061
ISSN
1063-8210
eISSN
1557-9999
Page URI
https://pub.uni-bielefeld.de/record/2145423

Zitieren

Koester M, Luk W, Hagemeyer J, Porrmann M, Rückert U. Design Optimizations for Tiled Partially Reconfigurable Systems. IEEE Transactions on Very Large Scale Integration (VLSI) Systems. 2010;19(6):1048-1061.
Koester, M., Luk, W., Hagemeyer, J., Porrmann, M., & Rückert, U. (2010). Design Optimizations for Tiled Partially Reconfigurable Systems. IEEE Transactions on Very Large Scale Integration (VLSI) Systems, 19(6), 1048-1061. https://doi.org/10.1109/TVLSI.2010.2044902
Koester, M., Luk, W., Hagemeyer, Jens, Porrmann, Mario, and Rückert, Ulrich. 2010. “Design Optimizations for Tiled Partially Reconfigurable Systems”. IEEE Transactions on Very Large Scale Integration (VLSI) Systems 19 (6): 1048-1061.
Koester, M., Luk, W., Hagemeyer, J., Porrmann, M., and Rückert, U. (2010). Design Optimizations for Tiled Partially Reconfigurable Systems. IEEE Transactions on Very Large Scale Integration (VLSI) Systems 19, 1048-1061.
Koester, M., et al., 2010. Design Optimizations for Tiled Partially Reconfigurable Systems. IEEE Transactions on Very Large Scale Integration (VLSI) Systems, 19(6), p 1048-1061.
M. Koester, et al., “Design Optimizations for Tiled Partially Reconfigurable Systems”, IEEE Transactions on Very Large Scale Integration (VLSI) Systems, vol. 19, 2010, pp. 1048-1061.
Koester, M., Luk, W., Hagemeyer, J., Porrmann, M., Rückert, U.: Design Optimizations for Tiled Partially Reconfigurable Systems. IEEE Transactions on Very Large Scale Integration (VLSI) Systems. 19, 1048-1061 (2010).
Koester, M., Luk, W., Hagemeyer, Jens, Porrmann, Mario, and Rückert, Ulrich. “Design Optimizations for Tiled Partially Reconfigurable Systems”. IEEE Transactions on Very Large Scale Integration (VLSI) Systems 19.6 (2010): 1048-1061.
Export

Markieren/ Markierung löschen
Markierte Publikationen

Open Data PUB

Web of Science

Dieser Datensatz im Web of Science®
Suchen in

Google Scholar