A Dynamically Reconfigurable Hardware Accelerator for Self-Organizing Feature Maps

Porrmann M, Kalte H, Witkowski U, Niemann J-C, Rückert U (2001)
In: Proceedings of The 5th World Multi-Conference on Systemics, Cybernetics and Informatics, SCI 2001., 3. Orlando, Florida, USA: 242-247.

Download
Es wurde kein Volltext hochgeladen. Nur Publikationsnachweis!
Konferenzbeitrag | Veröffentlicht | Englisch
Autor
; ; ; ;
Abstract / Bemerkung
A hardware accelerator for self-organizing feature maps is presented. The system is based on the universal rapid prototyping system RAPTOR2000 that has been developed by the authors. The prototyping system consists of a motherboard and up to six application specific modules. The motherboard provides the necessary communication infrastructure for the application specific functionality that is implented on the modules. RAPTOR2000 is linked to its host - a standard personal computer or workstation - via PCI bus. For the simulation of self-organizing maps a module has been disigned for the RAPTOR2000 system, that embodies an FPGA of the Xilinx Virtex series and optionally up to 128 MBytes of SDRAM. A speed-up of about 60 is achieved with five FPGA modules on the RAPTOR2000 system compared to a software implementation on a state of the art personal computer for typical applications of self-organizing maps.
Erscheinungsjahr
Titel des Konferenzbandes
Proceedings of The 5th World Multi-Conference on Systemics, Cybernetics and Informatics, SCI 2001
Band
3
Seite
242-247
PUB-ID

Zitieren

Porrmann M, Kalte H, Witkowski U, Niemann J-C, Rückert U. A Dynamically Reconfigurable Hardware Accelerator for Self-Organizing Feature Maps. In: Proceedings of The 5th World Multi-Conference on Systemics, Cybernetics and Informatics, SCI 2001. Vol 3. Orlando, Florida, USA; 2001: 242-247.
Porrmann, M., Kalte, H., Witkowski, U., Niemann, J. - C., & Rückert, U. (2001). A Dynamically Reconfigurable Hardware Accelerator for Self-Organizing Feature Maps. Proceedings of The 5th World Multi-Conference on Systemics, Cybernetics and Informatics, SCI 2001, 3, 242-247. Orlando, Florida, USA.
Porrmann, M., Kalte, H., Witkowski, U., Niemann, J. - C., and Rückert, U. (2001). “A Dynamically Reconfigurable Hardware Accelerator for Self-Organizing Feature Maps” in Proceedings of The 5th World Multi-Conference on Systemics, Cybernetics and Informatics, SCI 2001, vol. 3, (Orlando, Florida, USA), 242-247.
Porrmann, M., et al., 2001. A Dynamically Reconfigurable Hardware Accelerator for Self-Organizing Feature Maps. In Proceedings of The 5th World Multi-Conference on Systemics, Cybernetics and Informatics, SCI 2001. no.3 Orlando, Florida, USA, pp. 242-247.
M. Porrmann, et al., “A Dynamically Reconfigurable Hardware Accelerator for Self-Organizing Feature Maps”, Proceedings of The 5th World Multi-Conference on Systemics, Cybernetics and Informatics, SCI 2001, vol. 3, Orlando, Florida, USA: 2001, pp.242-247.
Porrmann, M., Kalte, H., Witkowski, U., Niemann, J.-C., Rückert, U.: A Dynamically Reconfigurable Hardware Accelerator for Self-Organizing Feature Maps. Proceedings of The 5th World Multi-Conference on Systemics, Cybernetics and Informatics, SCI 2001. 3, p. 242-247. Orlando, Florida, USA (2001).
Porrmann, Mario, Kalte, Heiko, Witkowski, Ulf, Niemann, Jörg-Christian, and Rückert, Ulrich. “A Dynamically Reconfigurable Hardware Accelerator for Self-Organizing Feature Maps”. Proceedings of The 5th World Multi-Conference on Systemics, Cybernetics and Informatics, SCI 2001. Orlando, Florida, USA, 2001.Vol. 3. 242-247.

Export

Markieren/ Markierung löschen
Markierte Publikationen

Open Data PUB

Suchen in

Google Scholar