53 Publikationen

Alle markieren

[53]
2019 | Sammelwerksbeitrag | Veröffentlicht | PUB-ID: 2920469
A. Oleksiak, et al., “M2DC – A Novel Heterogeneous Hyperscale Microserver Platform”, Hardware Accelerators in Data Centers, C. Kachris, B. Falsafi, and D. Soudris, eds., 1st ed., Cham, Switzerland: Springer International Publishing AG, 2019, pp.109-128.
PUB | DOI
 
[52]
2018 | Zeitschriftenaufsatz | E-Veröff. vor dem Druck | PUB-ID: 2920468
O.W. Ibraheem, et al., “FPGA-Based Vision Processing System for Automatic Online Player Tracking in Indoor Sports”, Journal of Signal Processing Systems, 2018.
PUB | DOI | WoS
 
[51]
2018 | Konferenzbeitrag | PUB-ID: 2921314
D. Klimeck, et al., “Resource-efficient Reconfigurable Computer-on-Module for Embedded Vision Applications”, Presented at the 29th Annual IEEE International Conference on Application-specific Systems, Architectures and Processors (ASAP 2018), Milan, Italy, 2018.
PUB
 
[50]
2018 | Kurzbeitrag Konferenz / Poster | Veröffentlicht | PUB-ID: 2918788 OA
M. Kaiser, et al., “Accelerating Hamming Distance Comparisons for Locality Sensitive Hashing (LSH) using FPGAs”, 12th CeBiTec Symposium - Big Data in Medicine and Biotechnology - Abstract Book, vol. 12, Bielefeld: 2018, pp.48-49.
PUB | PDF
 
[49]
2017 | Konferenzbeitrag | Veröffentlicht | PUB-ID: 2937407
G. Agosta, et al., “The M2DC Approach towards Resource-efficient Computing”, OPPORTUNITIES AND CHALLENGES for European Projects. Volume 1: EPS Portugal 2017/2018, A. Bagnato, et al., eds., Setúbal, Portugal: SCITEPRESS, 2017, pp.150-176.
PUB | DOI
 
[48]
2017 | Zeitschriftenaufsatz | Veröffentlicht | PUB-ID: 2912818
A. Oleksiak, et al., “M2DC – Modular Microserver DataCentre with heterogeneous hardware”, Microprocessors and Microsystems, vol. 52, 2017, pp. 117-130.
PUB | DOI | WoS
 
[47]
2017 | Konferenzbeitrag | Veröffentlicht | PUB-ID: 2912815
O.W. Ibraheem, et al., “Reconfigurable Vision Processing System for Player Tracking in Indoor Sports”, Conference on Design and Architectures for Signal and Image Processing (DASIP 2017), Piscataway, NJ: IEEE, 2017, pp.1-6.
PUB | DOI
 
[46]
2017 | Zeitschriftenaufsatz | Veröffentlicht | PUB-ID: 2909430
A. Irwansyah, et al., “FPGA-based Multi-Robot Tracking”, Journal of Parallel and Distributed Computing, vol. 107, 2017, pp. 146-161.
PUB | DOI | Download (ext.) | WoS
 
[45]
2017 | Kurzbeitrag Konferenz / Poster | Veröffentlicht | PUB-ID: 2918683 OA
M. Kaiser, et al., “A Reconfigurable Heterogeneous Microserver Architecture for Energy-efficient Computing”, Third International Workshop on Heterogeneous High-performance Reconfigurable Computing (H2RC'17), Denver, CO: 2017.
PUB | PDF | Download (ext.)
 
[44]
2017 | Konferenzbeitrag | PUB-ID: 2909584
A. Oleksiak, et al., “M2DC: Modular Microserver Datacentre with Heterogeneous Hardware”, Presented at the Energy-efficient Servers for Cloud and Edge Computing 2017 Workshop (ENeSCE 2017) - co-located with HiPEAC 2017, Stockholm, Sweden, 2017.
PUB
 
[43]
2017 | Konferenzbeitrag | Veröffentlicht | PUB-ID: 2915029
J. Tlatlik, et al., “Entwurf eines FPGA-basierten Verbindungsknotens als Prototypenumgebung für energieeffiziente und sichere Gebäudeautomationssysteme”, Tag des Systems Engineering: Paderborn, 8. -10. November 2017, S.-O. Schulze, et al., eds., München: Carl Hanser Verlag GmbH Co KG, 2017, pp.55-- 64.
PUB
 
[42]
2017 | Konferenzbeitrag | Veröffentlicht | PUB-ID: 2909044
J. Lachmair, et al., “From CPU to FPGA – Acceleration of Self-Organizing Maps for Data Mining”, International Joint Conference on Neural Networks (IJCNN 2017), 2017, pp.4299-4308.
PUB
 
[41]
2016 | Zeitschriftenaufsatz | Veröffentlicht | PUB-ID: 2908973
D. Cozzi, et al., “OLT(RE)²: an On-Line on-demand Testing approach for permanent Radiation Effects in REconfigurable systems”, IEEE Transactions on Emerging Topics in Computing, vol. PP, 2016, pp. 1-1.
PUB | DOI | WoS
 
[40]
2016 | Konferenzbeitrag | Veröffentlicht | PUB-ID: 2908974
A. Oleksiak, et al., “Data centres for IoT applications: The M2DC approach (Invited paper)”, 2016 International Conference on Embedded Computer Systems: Architectures, Modeling and Simulation (SAMOS), 2016, pp.293-299.
PUB | DOI
 
[39]
2016 | Zeitschriftenaufsatz | Veröffentlicht | PUB-ID: 2903257 OA
M. Kierzynka, et al., “Energy Efficiency of Sequence Alignment Tools - Software and Hardware Perspectives”, Future Generation Computer Systems, vol. 67, 2016, pp. 455-465.
PUB | PDF | DOI | Download (ext.) | WoS
 
[38]
2016 | Konferenzbeitrag | Veröffentlicht | PUB-ID: 2908980
M. Cecowski, et al., “The M2DC Project: Modular Microserver DataCentre”, 2016 Euromicro Conference on Digital System Design (DSD), Institute of Electrical and Electronics Engineers (IEEE), 2016.
PUB | DOI
 
[37]
2016 | Kurzbeitrag Konferenz / Poster | PUB-ID: 2909602 OA
R. Griessl, et al., “FiPS and M2DC: Novel Architectures for Reconfigurable Hyperscale Servers”, Presented at the Workshop "Reconfigurable Computing — From Embedded Systems to Reconfigurable Hyperscale Servers" co-located with the International Conference on Field-Programmable Logic and Applications (FPL 2016), Lausanne, Switzerland, 2016.
PUB | Download (ext.)
 
[36]
2015 | Konferenzbeitrag | Veröffentlicht | PUB-ID: 2901108
A. Irwansyah, et al., “FPGA-based circular hough transform with graph clustering for vision-based multi-robot tracking”, ReConFigurable Computing and FPGAs (ReConFig), 2015 International Conference on, IEEE, 2015, pp.1-8.
PUB | DOI
 
[35]
2015 | Konferenzbeitrag | Veröffentlicht | PUB-ID: 2901107
O.W. Ibraheem, et al., “A resource-efficient multi-camera GigE vision IP core for embedded vision processing platforms”, ReConFigurable Computing and FPGAs (ReConFig), 2015 International Conference on, IEEE, 2015, pp.1-6.
PUB | DOI
 
[34]
2015 | Konferenzbeitrag | Veröffentlicht | PUB-ID: 2902039 OA
R. Griessl, et al., “FPGA-accelerated Heterogeneous Hyperscale Server Architecture for Next-Generation Compute Clusters”, Presented at the First International Workshop on Heterogeneous High-performance Reconfigurable Computing (H2RC‘15), held in conjunction with Supercomputing 2015, Austin Texas, USA, 2015.
PUB | PDF
 
[33]
2014 | Konferenzbeitrag | Veröffentlicht | PUB-ID: 2681323
D. Sabena, et al., “Reconfigurable High Performance Architectures: How much are they ready for safety-critical applications”, Proceedings of 19th IEEE European Test Symposium (ETS), 2014, pp.175-182.
PUB | DOI | Download (ext.)
 
[32]
2014 | Konferenzbeitrag | Veröffentlicht | PUB-ID: 2698999
D. Sorrenti, et al., “Exploiting Dynamic Partial Reconfiguration for On-Line On-Demand Testing of Permanent Faults in Reconfigurable Systems”, Presented at the 17th IEEE Symposium on Defect and Fault Tolerance in VLSI and Nanotechnology Systems, Amsterdam, The Netherlands, 2014.
PUB | DOI | Download (ext.)
 
[31]
2014 | Konferenzbeitrag | Veröffentlicht | PUB-ID: 2699005
D. Cozzi, et al., “AXI-based SpaceFibre IP CORE Implementation”, Presented at the 6th International SpaceWire Conference, Athens, Greece, 2014.
PUB | DOI | Download (ext.)
 
[30]
2014 | Konferenzbeitrag | Veröffentlicht | PUB-ID: 2698930
R. Griessl, et al., “A Scalable Server Architecture for Next-Generation Heterogeneous Compute Clusters”, Proceedings of the 12th IEEE International Conference on Embedded and Ubiquitous Computing, EUC 2014, IEEE, 2014, pp.146-153.
PUB | DOI | Download (ext.)
 
[29]
2014 | Konferenzbeitrag | PUB-ID: 2681362
L. Cassano, et al., “An Inter-Processor Communication Interface for Data-Flow Centric Heterogeneous Embedded Multiprocessor Systems”, Presented at the DTIS 2014, 9th International conference on Design & Technology of Integrated Systems in Nanoscale Era, Santorini , Greece, 2014.
PUB | DOI | Download (ext.)
 
[28]
2013 | Konferenzbeitrag | Veröffentlicht | PUB-ID: 2576115 OA
S. Korf, et al., “Dynamisch rekonfigurierbare Hardware als Basistechnologie für intelligente technische Systeme”, Proceedings Wissenschaftsforum 2013 Intelligente Technische Systeme, HNI-Verlagsschriftenreihe, 2013, pp.79-90.
PUB | PDF
 
[27]
2013 | Zeitschriftenaufsatz | Veröffentlicht | PUB-ID: 2622226
L. Sterpone, M. Porrmann, and J. Hagemeyer, “A Novel Fault Tolerant and Runtime Reconfigurable Platform for Satellite Payload Processing”, IEEE Transactions on Computers, vol. 62, 2013, pp. 1508-1525.
PUB | DOI | WoS
 
[26]
2013 | Konferenzbeitrag | Veröffentlicht | PUB-ID: 2681289
M. Desogus, et al., “Hardening Dynamically Reconfigurable Processing Modules Architectures: A Neutron Test Experience”, RADECS proceedings, vol. 2, IEEE / Institute of Electrical and Electronics Engineers, 2013, pp.13-16.
PUB
 
[25]
2013 | Konferenzbeitrag | Veröffentlicht | PUB-ID: 2681304
L. Sterpone, et al., “Dynamic neutron testing of Dynamically Reconfigurable Processing Modules architecture”, Adaptive Hardware and Systems (AHS), 2013 NASA/ESA Conference on, 2013, pp.184-188.
PUB | DOI | Download (ext.)
 
[24]
2013 | Konferenzbeitrag | Veröffentlicht | PUB-ID: 2576042
L. Cassano, et al., “On-Line Testing of Permanent Radiation Effects in Reconfigurable Systems”, Design, Automation & Test in Europe Conference & Exhibition (DATE), 2013, Piscataway, NJ: IEEE, 2013, pp.717-720.
PUB | DOI
 
[23]
2012 | Konferenzbeitrag | Veröffentlicht | PUB-ID: 2559365
J. Romoth, et al., “Optimizing inter-FPGA communication by automatic channel adaptation”, Reconfigurable Computing and FPGAs (ReConFig), 2012 International Conference on, 2012, pp.1-7.
PUB | DOI
 
[22]
2012 | Konferenzbeitrag | Veröffentlicht | PUB-ID: 2517354
J. Hagemeyer, et al., “A Scalable Platform for Run-time Reconfigurable Satellite Payload Processing”, 2012 NASA/ESA Conference on Adaptive Hardware and Systems (AHS-2012), Piscataway, NJ: IEEE, 2012, pp.9-16.
PUB | DOI | Download (ext.)
 
[21]
2011 | Konferenzbeitrag | Veröffentlicht | PUB-ID: 2493823
M. Grawinkel, et al., “Evaluation of Applied Intra-Disk Redundancy Schemes to Improve Single Disk Reliability.”, MASCOTS2011 The 19th Annual Meeting of the IEEE International Symposium on Modeling, Analysis and Simulation of Computer and Telecommunication Systems., 2011, pp.297-306.
PUB | DOI | Download (ext.)
 
[20]
2011 | Konferenzbeitrag | Veröffentlicht | PUB-ID: 2493819
L. Sterpone, et al., “Analysis of SEU Effects in Partially Reconfigurable SoPCs.”, Proceedings of NASA/ESA Conference on Adaptive Hardware and Systems (AHS-2011), 2011, pp.129-136.
PUB | DOI
 
[19]
2011 | Konferenzbeitrag | Veröffentlicht | PUB-ID: 2494507
J. Romoth, et al., “Fast Design-space Exploration with FPGA Cluster”, DATE 2011 Workshop on Design Methods and Tools for FPGA-Based Acceleration of Scientific Computing, 2011.
PUB | Download (ext.)
 
[18]
2011 | Kurzbeitrag Konferenz / Poster | Veröffentlicht | PUB-ID: 2494497
M. Köster, et al., “Design Flow for a Fault-Tolerant Reconfigurable Multi-FPGA Architecture for Space Applications”, DATE 2011 Workshop on Design Methods and Tools for FPGA-Based Acceleration of Scientific Computing, 2011.
PUB
 
[17]
2011 | Konferenzbeitrag | Veröffentlicht | PUB-ID: 2286173
S. Korf, et al., “Automatic HDL-Based Generation of Homogeneous Hard Macros for FPGAs”, Field-Programmable Custom Computing Machines (FCCM), 2011 IEEE 19th Annual International Symposium on, 2011, pp.125-132.
PUB | Download (ext.)
 
[16]
2010 | Konferenzbeitrag | Veröffentlicht | PUB-ID: 2493826
F. Dittmann, et al., “Implementation of a Dynamically Reconfigurable Processing Module for SpaceWire Networks.”, Proceedings of the International SpaceWire Conference 2010, 2010, pp.193-196.
PUB | Download (ext.)
 
[15]
2010 | Konferenzbeitrag | Veröffentlicht | PUB-ID: 2472693 OA
M. Porrmann, et al., “RAPTOR – A Scalable Platform for Rapid Prototyping and FPGA-based Cluster Computing”, Parallel Computing: From Multicores and GPU's to Petascale, Advances in Parallel Computing, vol. 19, IOS press, 2010, pp.592-599.
PUB | PDF
 
[14]
2010 | Patent | Veröffentlicht | PUB-ID: 2494087
W. Christmann, et al., “Mehrprozessor-Computersystem”, 2010.
PUB
 
[13]
2010 | Zeitschriftenaufsatz | Veröffentlicht | PUB-ID: 2145423
M. Koester, et al., “Design Optimizations for Tiled Partially Reconfigurable Systems”, IEEE Transactions on Very Large Scale Integration (VLSI) Systems, vol. 19, 2010, pp. 1048-1061.
PUB | DOI | WoS
 
[12]
2009 | Konferenzbeitrag | Veröffentlicht | PUB-ID: 2472673
M. Koester, et al., “Design Optimizations to Improve Placeability of Partial Reconfiguration Modules”, Proceedings of the International Conference on Design, Automation and Test in Europe (DATE 2009), ACM Press, 2009.
PUB | DOI | Download (ext.)
 
[11]
2009 | Konferenzbeitrag | Veröffentlicht | PUB-ID: 2472678
M. Porrmann, et al., “Rapid Prototyping of Next-Generation Multiprocessor SoCs”, Proceedings of Semiconductor Conference Dresden, SCD 2009, Dresden, Germany: 2009.
PUB
 
[10]
2009 | Konferenzbeitrag | Veröffentlicht | PUB-ID: 2472686
P.R. Grassi, et al., “SiLLis: A Simplified Language for Monitoring and Debugging of Reconfigurable Systems”, Proceedings of the International Conference on Engineering of Reconfigurable Systems and Algorithms (ERSA '09), Las Vegas, USA: 2009, pp.174-180.
PUB
 
[9]
2009 | Konferenzbeitrag | Veröffentlicht | PUB-ID: 2144891
C. Paiz, et al., “FPGA-in-the-Loop-Simulations for Dynamically Reconfigurable Applications”, Proceedings of the 2009 International Conference on Field-Programmable Technology (FPT'09), The University of New South Wales, Sydney, Australia, 9-11, Sydney, Australia: 2009, pp.372-375.
PUB | DOI
 
[8]
2009 | Konferenzbeitrag | Veröffentlicht | PUB-ID: 2144880
C. Pohl, et al., “Using a Reconfigurable Compute Cluster for the Acceleration of Neural Networks”, Proceedings of the 2009 International Conference on Field-Programmable Technology (FPT '09), Sydney, Australia: 2009, pp.368-371.
PUB | DOI
 
[7]
2009 | Konferenzbeitrag | Veröffentlicht | PUB-ID: 2144843 OA
C. Paiz, et al., “FPGA-Based Realization of Self-Optimizing Drive-Controllers”, the 35th Annual Conference of the IEEE Industrial Electronics Society (IECON 2009), 2009, pp.2868-2873.
PUB | PDF | DOI | Download (ext.)
 
[6]
2008 | Konferenzbeitrag | Veröffentlicht | PUB-ID: 2472725
J. Hagemeyer, M. Koester, and M. Porrmann, “Hardware Virtualization Exploiting Dynamically Reconfigurable Architectures”, 1. GI/ITG KuVS Fachgespräch Virtualisierung, Heinz Nixdorf Institut, Universität Paderborn, 2008.
PUB
 
[5]
2007 | Konferenzbeitrag | Veröffentlicht | PUB-ID: 2472738
J. Hagemeyer, et al., “Design of Homogeneous Communication Infrastructures for Partially Reconfigurable FPGAs”, Proc. of the Int. Conf. on Engineering of Reconfigurable Systems and Algorithms (ERSA '07), Las Vegas, USA: 2007.
PUB | Download (ext.)
 
[4]
2007 | Konferenzbeitrag | Veröffentlicht | PUB-ID: 2472729
B. Schulz, et al., “Run-Time Reconfiguration of FPGA-Based Drive Controllers”, European Conference on Power Electronics and Applications (EPE 2007), Aalborg, Denmark: 2007.
PUB | DOI
 
[3]
2007 | Konferenzbeitrag | Veröffentlicht | PUB-ID: 2472743
J. Hagemeyer, et al., “A Design Methodology for Communication Infrastructures on Partially Reconfigurable FPGAS”, Proceedings of the 17th International Conference on Field Programmable Logic and Applications (FPL), Amsterdam, Netherlands: 2007, pp.331-338.
PUB | DOI
 
[2]
2007 | Konferenzbeitrag | Veröffentlicht | PUB-ID: 2472748
J. Hagemeyer, et al., “INDRA – Integrated Design Flow for Reconfigurable Architectures”, Proceedings of the Conference on Design, Automation and Test in Europe (DATE '07) – University Booth, 2007.
PUB | Download (ext.)
 
[1]
2006 | Konferenzbeitrag | Veröffentlicht | PUB-ID: 2473942
J. Hagemeyer, B. Kettelhoit, and M. Porrmann, “Dedicated Module Access in Dynamically Reconfigurable Systems”, Proceedings of the 20th International Parallel and Distributed Processing Symposium (IPDPS), 2006.
PUB | DOI
 

Suche

Publikationen filtern

Darstellung / Sortierung

Zitationsstil: ieee

Export / Einbettung

53 Publikationen

Alle markieren

[53]
2019 | Sammelwerksbeitrag | Veröffentlicht | PUB-ID: 2920469
A. Oleksiak, et al., “M2DC – A Novel Heterogeneous Hyperscale Microserver Platform”, Hardware Accelerators in Data Centers, C. Kachris, B. Falsafi, and D. Soudris, eds., 1st ed., Cham, Switzerland: Springer International Publishing AG, 2019, pp.109-128.
PUB | DOI
 
[52]
2018 | Zeitschriftenaufsatz | E-Veröff. vor dem Druck | PUB-ID: 2920468
O.W. Ibraheem, et al., “FPGA-Based Vision Processing System for Automatic Online Player Tracking in Indoor Sports”, Journal of Signal Processing Systems, 2018.
PUB | DOI | WoS
 
[51]
2018 | Konferenzbeitrag | PUB-ID: 2921314
D. Klimeck, et al., “Resource-efficient Reconfigurable Computer-on-Module for Embedded Vision Applications”, Presented at the 29th Annual IEEE International Conference on Application-specific Systems, Architectures and Processors (ASAP 2018), Milan, Italy, 2018.
PUB
 
[50]
2018 | Kurzbeitrag Konferenz / Poster | Veröffentlicht | PUB-ID: 2918788 OA
M. Kaiser, et al., “Accelerating Hamming Distance Comparisons for Locality Sensitive Hashing (LSH) using FPGAs”, 12th CeBiTec Symposium - Big Data in Medicine and Biotechnology - Abstract Book, vol. 12, Bielefeld: 2018, pp.48-49.
PUB | PDF
 
[49]
2017 | Konferenzbeitrag | Veröffentlicht | PUB-ID: 2937407
G. Agosta, et al., “The M2DC Approach towards Resource-efficient Computing”, OPPORTUNITIES AND CHALLENGES for European Projects. Volume 1: EPS Portugal 2017/2018, A. Bagnato, et al., eds., Setúbal, Portugal: SCITEPRESS, 2017, pp.150-176.
PUB | DOI
 
[48]
2017 | Zeitschriftenaufsatz | Veröffentlicht | PUB-ID: 2912818
A. Oleksiak, et al., “M2DC – Modular Microserver DataCentre with heterogeneous hardware”, Microprocessors and Microsystems, vol. 52, 2017, pp. 117-130.
PUB | DOI | WoS
 
[47]
2017 | Konferenzbeitrag | Veröffentlicht | PUB-ID: 2912815
O.W. Ibraheem, et al., “Reconfigurable Vision Processing System for Player Tracking in Indoor Sports”, Conference on Design and Architectures for Signal and Image Processing (DASIP 2017), Piscataway, NJ: IEEE, 2017, pp.1-6.
PUB | DOI
 
[46]
2017 | Zeitschriftenaufsatz | Veröffentlicht | PUB-ID: 2909430
A. Irwansyah, et al., “FPGA-based Multi-Robot Tracking”, Journal of Parallel and Distributed Computing, vol. 107, 2017, pp. 146-161.
PUB | DOI | Download (ext.) | WoS
 
[45]
2017 | Kurzbeitrag Konferenz / Poster | Veröffentlicht | PUB-ID: 2918683 OA
M. Kaiser, et al., “A Reconfigurable Heterogeneous Microserver Architecture for Energy-efficient Computing”, Third International Workshop on Heterogeneous High-performance Reconfigurable Computing (H2RC'17), Denver, CO: 2017.
PUB | PDF | Download (ext.)
 
[44]
2017 | Konferenzbeitrag | PUB-ID: 2909584
A. Oleksiak, et al., “M2DC: Modular Microserver Datacentre with Heterogeneous Hardware”, Presented at the Energy-efficient Servers for Cloud and Edge Computing 2017 Workshop (ENeSCE 2017) - co-located with HiPEAC 2017, Stockholm, Sweden, 2017.
PUB
 
[43]
2017 | Konferenzbeitrag | Veröffentlicht | PUB-ID: 2915029
J. Tlatlik, et al., “Entwurf eines FPGA-basierten Verbindungsknotens als Prototypenumgebung für energieeffiziente und sichere Gebäudeautomationssysteme”, Tag des Systems Engineering: Paderborn, 8. -10. November 2017, S.-O. Schulze, et al., eds., München: Carl Hanser Verlag GmbH Co KG, 2017, pp.55-- 64.
PUB
 
[42]
2017 | Konferenzbeitrag | Veröffentlicht | PUB-ID: 2909044
J. Lachmair, et al., “From CPU to FPGA – Acceleration of Self-Organizing Maps for Data Mining”, International Joint Conference on Neural Networks (IJCNN 2017), 2017, pp.4299-4308.
PUB
 
[41]
2016 | Zeitschriftenaufsatz | Veröffentlicht | PUB-ID: 2908973
D. Cozzi, et al., “OLT(RE)²: an On-Line on-demand Testing approach for permanent Radiation Effects in REconfigurable systems”, IEEE Transactions on Emerging Topics in Computing, vol. PP, 2016, pp. 1-1.
PUB | DOI | WoS
 
[40]
2016 | Konferenzbeitrag | Veröffentlicht | PUB-ID: 2908974
A. Oleksiak, et al., “Data centres for IoT applications: The M2DC approach (Invited paper)”, 2016 International Conference on Embedded Computer Systems: Architectures, Modeling and Simulation (SAMOS), 2016, pp.293-299.
PUB | DOI
 
[39]
2016 | Zeitschriftenaufsatz | Veröffentlicht | PUB-ID: 2903257 OA
M. Kierzynka, et al., “Energy Efficiency of Sequence Alignment Tools - Software and Hardware Perspectives”, Future Generation Computer Systems, vol. 67, 2016, pp. 455-465.
PUB | PDF | DOI | Download (ext.) | WoS
 
[38]
2016 | Konferenzbeitrag | Veröffentlicht | PUB-ID: 2908980
M. Cecowski, et al., “The M2DC Project: Modular Microserver DataCentre”, 2016 Euromicro Conference on Digital System Design (DSD), Institute of Electrical and Electronics Engineers (IEEE), 2016.
PUB | DOI
 
[37]
2016 | Kurzbeitrag Konferenz / Poster | PUB-ID: 2909602 OA
R. Griessl, et al., “FiPS and M2DC: Novel Architectures for Reconfigurable Hyperscale Servers”, Presented at the Workshop "Reconfigurable Computing — From Embedded Systems to Reconfigurable Hyperscale Servers" co-located with the International Conference on Field-Programmable Logic and Applications (FPL 2016), Lausanne, Switzerland, 2016.
PUB | Download (ext.)
 
[36]
2015 | Konferenzbeitrag | Veröffentlicht | PUB-ID: 2901108
A. Irwansyah, et al., “FPGA-based circular hough transform with graph clustering for vision-based multi-robot tracking”, ReConFigurable Computing and FPGAs (ReConFig), 2015 International Conference on, IEEE, 2015, pp.1-8.
PUB | DOI
 
[35]
2015 | Konferenzbeitrag | Veröffentlicht | PUB-ID: 2901107
O.W. Ibraheem, et al., “A resource-efficient multi-camera GigE vision IP core for embedded vision processing platforms”, ReConFigurable Computing and FPGAs (ReConFig), 2015 International Conference on, IEEE, 2015, pp.1-6.
PUB | DOI
 
[34]
2015 | Konferenzbeitrag | Veröffentlicht | PUB-ID: 2902039 OA
R. Griessl, et al., “FPGA-accelerated Heterogeneous Hyperscale Server Architecture for Next-Generation Compute Clusters”, Presented at the First International Workshop on Heterogeneous High-performance Reconfigurable Computing (H2RC‘15), held in conjunction with Supercomputing 2015, Austin Texas, USA, 2015.
PUB | PDF
 
[33]
2014 | Konferenzbeitrag | Veröffentlicht | PUB-ID: 2681323
D. Sabena, et al., “Reconfigurable High Performance Architectures: How much are they ready for safety-critical applications”, Proceedings of 19th IEEE European Test Symposium (ETS), 2014, pp.175-182.
PUB | DOI | Download (ext.)
 
[32]
2014 | Konferenzbeitrag | Veröffentlicht | PUB-ID: 2698999
D. Sorrenti, et al., “Exploiting Dynamic Partial Reconfiguration for On-Line On-Demand Testing of Permanent Faults in Reconfigurable Systems”, Presented at the 17th IEEE Symposium on Defect and Fault Tolerance in VLSI and Nanotechnology Systems, Amsterdam, The Netherlands, 2014.
PUB | DOI | Download (ext.)
 
[31]
2014 | Konferenzbeitrag | Veröffentlicht | PUB-ID: 2699005
D. Cozzi, et al., “AXI-based SpaceFibre IP CORE Implementation”, Presented at the 6th International SpaceWire Conference, Athens, Greece, 2014.
PUB | DOI | Download (ext.)
 
[30]
2014 | Konferenzbeitrag | Veröffentlicht | PUB-ID: 2698930
R. Griessl, et al., “A Scalable Server Architecture for Next-Generation Heterogeneous Compute Clusters”, Proceedings of the 12th IEEE International Conference on Embedded and Ubiquitous Computing, EUC 2014, IEEE, 2014, pp.146-153.
PUB | DOI | Download (ext.)
 
[29]
2014 | Konferenzbeitrag | PUB-ID: 2681362
L. Cassano, et al., “An Inter-Processor Communication Interface for Data-Flow Centric Heterogeneous Embedded Multiprocessor Systems”, Presented at the DTIS 2014, 9th International conference on Design & Technology of Integrated Systems in Nanoscale Era, Santorini , Greece, 2014.
PUB | DOI | Download (ext.)
 
[28]
2013 | Konferenzbeitrag | Veröffentlicht | PUB-ID: 2576115 OA
S. Korf, et al., “Dynamisch rekonfigurierbare Hardware als Basistechnologie für intelligente technische Systeme”, Proceedings Wissenschaftsforum 2013 Intelligente Technische Systeme, HNI-Verlagsschriftenreihe, 2013, pp.79-90.
PUB | PDF
 
[27]
2013 | Zeitschriftenaufsatz | Veröffentlicht | PUB-ID: 2622226
L. Sterpone, M. Porrmann, and J. Hagemeyer, “A Novel Fault Tolerant and Runtime Reconfigurable Platform for Satellite Payload Processing”, IEEE Transactions on Computers, vol. 62, 2013, pp. 1508-1525.
PUB | DOI | WoS
 
[26]
2013 | Konferenzbeitrag | Veröffentlicht | PUB-ID: 2681289
M. Desogus, et al., “Hardening Dynamically Reconfigurable Processing Modules Architectures: A Neutron Test Experience”, RADECS proceedings, vol. 2, IEEE / Institute of Electrical and Electronics Engineers, 2013, pp.13-16.
PUB
 
[25]
2013 | Konferenzbeitrag | Veröffentlicht | PUB-ID: 2681304
L. Sterpone, et al., “Dynamic neutron testing of Dynamically Reconfigurable Processing Modules architecture”, Adaptive Hardware and Systems (AHS), 2013 NASA/ESA Conference on, 2013, pp.184-188.
PUB | DOI | Download (ext.)
 
[24]
2013 | Konferenzbeitrag | Veröffentlicht | PUB-ID: 2576042
L. Cassano, et al., “On-Line Testing of Permanent Radiation Effects in Reconfigurable Systems”, Design, Automation & Test in Europe Conference & Exhibition (DATE), 2013, Piscataway, NJ: IEEE, 2013, pp.717-720.
PUB | DOI
 
[23]
2012 | Konferenzbeitrag | Veröffentlicht | PUB-ID: 2559365
J. Romoth, et al., “Optimizing inter-FPGA communication by automatic channel adaptation”, Reconfigurable Computing and FPGAs (ReConFig), 2012 International Conference on, 2012, pp.1-7.
PUB | DOI
 
[22]
2012 | Konferenzbeitrag | Veröffentlicht | PUB-ID: 2517354
J. Hagemeyer, et al., “A Scalable Platform for Run-time Reconfigurable Satellite Payload Processing”, 2012 NASA/ESA Conference on Adaptive Hardware and Systems (AHS-2012), Piscataway, NJ: IEEE, 2012, pp.9-16.
PUB | DOI | Download (ext.)
 
[21]
2011 | Konferenzbeitrag | Veröffentlicht | PUB-ID: 2493823
M. Grawinkel, et al., “Evaluation of Applied Intra-Disk Redundancy Schemes to Improve Single Disk Reliability.”, MASCOTS2011 The 19th Annual Meeting of the IEEE International Symposium on Modeling, Analysis and Simulation of Computer and Telecommunication Systems., 2011, pp.297-306.
PUB | DOI | Download (ext.)
 
[20]
2011 | Konferenzbeitrag | Veröffentlicht | PUB-ID: 2493819
L. Sterpone, et al., “Analysis of SEU Effects in Partially Reconfigurable SoPCs.”, Proceedings of NASA/ESA Conference on Adaptive Hardware and Systems (AHS-2011), 2011, pp.129-136.
PUB | DOI
 
[19]
2011 | Konferenzbeitrag | Veröffentlicht | PUB-ID: 2494507
J. Romoth, et al., “Fast Design-space Exploration with FPGA Cluster”, DATE 2011 Workshop on Design Methods and Tools for FPGA-Based Acceleration of Scientific Computing, 2011.
PUB | Download (ext.)
 
[18]
2011 | Kurzbeitrag Konferenz / Poster | Veröffentlicht | PUB-ID: 2494497
M. Köster, et al., “Design Flow for a Fault-Tolerant Reconfigurable Multi-FPGA Architecture for Space Applications”, DATE 2011 Workshop on Design Methods and Tools for FPGA-Based Acceleration of Scientific Computing, 2011.
PUB
 
[17]
2011 | Konferenzbeitrag | Veröffentlicht | PUB-ID: 2286173
S. Korf, et al., “Automatic HDL-Based Generation of Homogeneous Hard Macros for FPGAs”, Field-Programmable Custom Computing Machines (FCCM), 2011 IEEE 19th Annual International Symposium on, 2011, pp.125-132.
PUB | Download (ext.)
 
[16]
2010 | Konferenzbeitrag | Veröffentlicht | PUB-ID: 2493826
F. Dittmann, et al., “Implementation of a Dynamically Reconfigurable Processing Module for SpaceWire Networks.”, Proceedings of the International SpaceWire Conference 2010, 2010, pp.193-196.
PUB | Download (ext.)
 
[15]
2010 | Konferenzbeitrag | Veröffentlicht | PUB-ID: 2472693 OA
M. Porrmann, et al., “RAPTOR – A Scalable Platform for Rapid Prototyping and FPGA-based Cluster Computing”, Parallel Computing: From Multicores and GPU's to Petascale, Advances in Parallel Computing, vol. 19, IOS press, 2010, pp.592-599.
PUB | PDF
 
[14]
2010 | Patent | Veröffentlicht | PUB-ID: 2494087
W. Christmann, et al., “Mehrprozessor-Computersystem”, 2010.
PUB
 
[13]
2010 | Zeitschriftenaufsatz | Veröffentlicht | PUB-ID: 2145423
M. Koester, et al., “Design Optimizations for Tiled Partially Reconfigurable Systems”, IEEE Transactions on Very Large Scale Integration (VLSI) Systems, vol. 19, 2010, pp. 1048-1061.
PUB | DOI | WoS
 
[12]
2009 | Konferenzbeitrag | Veröffentlicht | PUB-ID: 2472673
M. Koester, et al., “Design Optimizations to Improve Placeability of Partial Reconfiguration Modules”, Proceedings of the International Conference on Design, Automation and Test in Europe (DATE 2009), ACM Press, 2009.
PUB | DOI | Download (ext.)
 
[11]
2009 | Konferenzbeitrag | Veröffentlicht | PUB-ID: 2472678
M. Porrmann, et al., “Rapid Prototyping of Next-Generation Multiprocessor SoCs”, Proceedings of Semiconductor Conference Dresden, SCD 2009, Dresden, Germany: 2009.
PUB
 
[10]
2009 | Konferenzbeitrag | Veröffentlicht | PUB-ID: 2472686
P.R. Grassi, et al., “SiLLis: A Simplified Language for Monitoring and Debugging of Reconfigurable Systems”, Proceedings of the International Conference on Engineering of Reconfigurable Systems and Algorithms (ERSA '09), Las Vegas, USA: 2009, pp.174-180.
PUB
 
[9]
2009 | Konferenzbeitrag | Veröffentlicht | PUB-ID: 2144891
C. Paiz, et al., “FPGA-in-the-Loop-Simulations for Dynamically Reconfigurable Applications”, Proceedings of the 2009 International Conference on Field-Programmable Technology (FPT'09), The University of New South Wales, Sydney, Australia, 9-11, Sydney, Australia: 2009, pp.372-375.
PUB | DOI
 
[8]
2009 | Konferenzbeitrag | Veröffentlicht | PUB-ID: 2144880
C. Pohl, et al., “Using a Reconfigurable Compute Cluster for the Acceleration of Neural Networks”, Proceedings of the 2009 International Conference on Field-Programmable Technology (FPT '09), Sydney, Australia: 2009, pp.368-371.
PUB | DOI
 
[7]
2009 | Konferenzbeitrag | Veröffentlicht | PUB-ID: 2144843 OA
C. Paiz, et al., “FPGA-Based Realization of Self-Optimizing Drive-Controllers”, the 35th Annual Conference of the IEEE Industrial Electronics Society (IECON 2009), 2009, pp.2868-2873.
PUB | PDF | DOI | Download (ext.)
 
[6]
2008 | Konferenzbeitrag | Veröffentlicht | PUB-ID: 2472725
J. Hagemeyer, M. Koester, and M. Porrmann, “Hardware Virtualization Exploiting Dynamically Reconfigurable Architectures”, 1. GI/ITG KuVS Fachgespräch Virtualisierung, Heinz Nixdorf Institut, Universität Paderborn, 2008.
PUB
 
[5]
2007 | Konferenzbeitrag | Veröffentlicht | PUB-ID: 2472738
J. Hagemeyer, et al., “Design of Homogeneous Communication Infrastructures for Partially Reconfigurable FPGAs”, Proc. of the Int. Conf. on Engineering of Reconfigurable Systems and Algorithms (ERSA '07), Las Vegas, USA: 2007.
PUB | Download (ext.)
 
[4]
2007 | Konferenzbeitrag | Veröffentlicht | PUB-ID: 2472729
B. Schulz, et al., “Run-Time Reconfiguration of FPGA-Based Drive Controllers”, European Conference on Power Electronics and Applications (EPE 2007), Aalborg, Denmark: 2007.
PUB | DOI
 
[3]
2007 | Konferenzbeitrag | Veröffentlicht | PUB-ID: 2472743
J. Hagemeyer, et al., “A Design Methodology for Communication Infrastructures on Partially Reconfigurable FPGAS”, Proceedings of the 17th International Conference on Field Programmable Logic and Applications (FPL), Amsterdam, Netherlands: 2007, pp.331-338.
PUB | DOI
 
[2]
2007 | Konferenzbeitrag | Veröffentlicht | PUB-ID: 2472748
J. Hagemeyer, et al., “INDRA – Integrated Design Flow for Reconfigurable Architectures”, Proceedings of the Conference on Design, Automation and Test in Europe (DATE '07) – University Booth, 2007.
PUB | Download (ext.)
 
[1]
2006 | Konferenzbeitrag | Veröffentlicht | PUB-ID: 2473942
J. Hagemeyer, B. Kettelhoit, and M. Porrmann, “Dedicated Module Access in Dynamically Reconfigurable Systems”, Proceedings of the 20th International Parallel and Distributed Processing Symposium (IPDPS), 2006.
PUB | DOI
 

Suche

Publikationen filtern

Darstellung / Sortierung

Zitationsstil: ieee

Export / Einbettung